# 1GB – 128M x 72 DDR2 SDRAM 208 PBGA Multi-Chip Package ### **FEATURES** - Data rate = 667, 533, 400 - Package: - 208 Plastic Ball Grid Array (PBGA), 16 x 22mm - · 1.0mm pitch - Core Supply Voltage = 1.8V ± 0.1V - I/O Supply Voltage = 1.8V ± 0.1V (SSTL\_18 compatible) - Differential data strobe (DQS, DQS#) per byte - Internal, pipelined, double data rate architecture - 4-bit prefetch architecture - DLL for alignment of DQ and DQS transitions with clock signal - Eight internal banks for concurrent operation (Per DDR2 SDRAM Die) - Programmable Burst lengths: 4 or 8 - Auto Refresh and Self Refresh Modes - On Die Termination (ODT) - Adjustable data output drive strength - Programmable CAS latency: 4, 5 or 6 - CK/CK# Termination options available - 0 ohm, 20 ohm - Posted CAS additive latency: 0, 1, 2, 3 or 4 - Write latency = Read latency 1\* tck - Commercial, Industrial and Military Temperature Ranges - Organized as 128M x 72 - Weight: W3H128M72E-XSBX 4 grams max - Weight: W3H128M72E-XNBX TBD ### **BENEFITS** - 56% space savings vs. FBGA - Reduced part count - 50% I/O reduction vs FBGA - Reduced trace lengths for lower parasitic capacitance - Suitable for hi-reliability applications ### TYPICAL APPLICATION ### FIGURE 1 - DENSITY COMPARISONS | | CSP Approach (mm) | W3H128M72E-XXXX | s | |-----------|-----------------------------------------|----------------------------------------|-------------| | | 11.5 11.5 11.5 11.5 11.5 11.5 11.5 11.5 | Microsemi. 22<br>w3H128M72E-XXXX ✓—16 | A V I N G S | | Area | 5 x 161mm² = 805mm² | 352mm² | 56% | | I/O Count | 5 x 84 balls = 420 balls | 208 Balls | 50% | <sup>\*</sup> This product is subject to change without notice. ### FIGURE 2 - FUNCTIONAL BLOCK DIAGRAM ### **FIGURE 3 – PIN CONFIGURATION** ### **TOP VIEW** | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|--------|---------|---------|---------|---------------------------|-------------------------|---------------------------|---------|-------------------------|---------|---------| | Α | | Vcc | Vss | Vcc | Vcc | Vss | Vcc | Vcc | Vss | Vcc | Vss | | В | Vcc | Vss | NC Vss | Vcc | | С | Vss | NC | NC | NC | NC | NC | NC | DQ34 | CK3 | CK3# | Vss | | D | DQ35 | (DQ51) | NC | NC | NC | NC | DQ50 | (DQ53) | DQ37 | CK2# | CK2 | | Е | DQ52 | DQ36 | DQ33 | NC | BA2 | DNU | DQ39 | (LDQS2) | (LDQS3) | DQ48 | DQ32 | | F | (LDM3) | (LDM2) | (DQ49) | DQ43 | DQ59 | DNU | DQ55 | (DQ58) | DQ42 | LDQS2# | LDQS3# | | G | DQ38 | DQ54 | DQ60 | DQ57 | (UDM2) | $\boxed{V_{\text{SS}}}$ | DQ63 | (DQ56) | DQ40 | DQ61 | DQ45 | | Н | (UDM3) | DQ44 | DQ41 | DQ46 | DQ62 | Vcc | UDQS2# | DQ47 | UDQS2 | (UDQS3) | UDQS3#) | | J | Vcc | (A6) | (A10) | (A9) | Vcc | $\boxed{V_{\text{SS}}}$ | Vcc | (A3) | (A12) | (A13) | Vcc | | K | Vss | (A0) | (A11) | Vcc | $\boxed{V_{\mathtt{SS}}}$ | V <sub>REF</sub> | $\boxed{V_{\mathtt{SS}}}$ | Vcc | (A1) | (BA1) | Vss | | L | Vcc | (A2) | (A4) | (A8) | Vcc | Vss | Vcc | BAO | (A5) | (A7) | Vcc | | M | UDQS1# | (UDQS1) | (UDQS0) | DQ15 | UDQS0# | Vcc | DQ30 | DQ14 | DQ9 | DQ12 | (UDM1) | | N | DQ13 | DQ29 | DQ8 | DQ24 | DQ31 | $\boxed{V_{\text{SS}}}$ | (UDM0) | DQ25 | DQ28 | (DQ22) | DQ6 | | Р | LDQS1# | LDQS0# | DQ10 | DQ26 | DQ23 | ODT | DQ27 | DQ11 | DQ17 | (LDM0) | (LDM1) | | R | DQ0 | DQ16 | (LDQS1) | (LDQS0) | DQ7 | LDQS4# | UDQS4) | UDQS4#) | (DQ1) | DQ4 | DQ20 | | Т | СКО | CK0# | DQ5 | DQ21 | DQ18 | (LDQS4) | DQ71 | CKE | WE# | DQ19 | DQ3 | | U | Vss | CK1# | (CK1) | DQ2 | RAS# | CAS# | DQ64 | DQ70 | (DQ65) | DQ68 | Vss | | V | Vcc | Vss | CK4# | CK4 | CS# | DQ66 | DQ69 | (LDM4) | DQ67 | Vss | Vcc | | W | Vss | Vcc | Vss | Vcc | Vcc | $\boxed{V_{\text{SS}}}$ | Vcc | Vcc | $\boxed{V_{\text{SS}}}$ | Vcc | Vss | | | 1 | | | | | | | | | | | NOTE: UDQS4 and UDQS4# require a $10K\Omega$ pull up resistor. UDM4 is internally tied to Vcc Balls F6 and E6 are reserved for A14 and A15 on future densities. ### **TABLE 1 - BALL DESCRIPTIONS** | Symbol | Туре | Description | |------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ODT | Input | On-Die termination: ODT (registered HIGH) enables termination resistance internal to the DDR2 SDRAM. When enabled, ODT is only applied to each of the following balls: DQ0–DQ71, LDM, UDM, LDQS, LDQS#, UDQS, and UDQS#. The ODT input will be ignored if disabled via the LOAD MODE command. | | CK, CK# | Input | Clock: CK and CK# are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK#. Output data (DQs and DQS/DQS#) is referenced to the crossings of CK and CK#. | | CKE | Input | Clock enable: CKE (registered HIGH) activates and CKE (registered LOW) deactivates clocking circuitry on the DDR2 SDRAM. The specific circuitry that is enabled/disabled is dependent on the DDR2 SDRAM configuration and operating mode. CKE LOW provides PRECHARGE power-down mode and SELF-REFRESH action (all banks idle), or ACTIVE power-down (row active in any bank). CKE is synchronous for power-down entry, Power-down exit, output disable, and for self refresh entry. CKE is asynchronous for self refresh exit. Input buffers (excluding CKE, and ODT) are disabled during power-down. Input buffers (excluding CKE) are disabled during self refresh. CKE is an SSTL_18 input but will detect a LVCMO SLOW level once Vcc is applied during first power-up. After VREF has become stable during the power on and initialization sequence, it must be maintained for proper operation of the CKE receiver. For proper SELF-REFRESH operation, VREF must be maintained. | | CS# | Input | Chip select: CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when CS# is registered HIGH. | | RAS#, CAS#, WE# | Input | Command inputs: RAS#, CAS#, WE# (along with CS#) define the command being entered. | | LDM, UDM | Input | Input data mask: DM is an input mask signal for write data. Input data is masked when DM is concurrently sampled HIGH during a WRITE access. DM is sampled on both edges of DQS. Although DM balls are input-only, the DM loading is designed to match that of DQ and DQS balls. LDM is DM for lower byte DQ0–DQ7 and UDM is DM for upper byte DQ8–DQ15, of each of U0-U4 | | BA0-BA2 | Input | Bank address inputs: BA0–BA2 define to which bank an ACTIVE, READ, WRITE, or PRECHARGE command is being applied. BA0–BA2 define which mode register including MR, EMR, EMR(2), and EMR(3) is loaded during the LOAD MODE command. | | A0-A13 | Input | Address inputs: Provide the row address for ACTIVE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BA2–BA0) or all banks (A10 HIGH) The address inputs also provide the op-code during a LOAD MODE command. | | DQ0-71 | I/O | Data input/output: Bidirectional data bus | | UDQS, UDQS# | I/O | Data strobe for upper byte: Output with read data, input with write data for source synchronous operation. Edge-aligned with read data, center-aligned with write data. UDQS# is only used when differential data strobe mode is enabled via the LOAD MODE command. | | LDQS, LDQS# | I/O | Data strobe for lower byte: Output with read data, input with write data for source synchronous operation. Edge-aligned with read data, center-aligned with write data. LDQS# is only used when differential data strobe mode is enabled via the LOAD MODE command. | | Vcc | Supply | Power Supply: I/O + core, Vccq is common to Vcc | | V <sub>REF</sub> | Supply | SSTL_18 reference voltage. | | Vss | Supply | Ground | | NC | - | No connect: These balls should be left unconnected. | | DNU | - | Future use; address bits A14 and A15 are reserved for future densities. | ### DESCRIPTION The 8Gb DDR2 SDRAM is a high-speed CMOS, dynamic random-access memory containing five 2Gb 2, 147, 483, 648 bits chips. Each of the five chips in the MCP are internally configured as 8-bank DRAM. The block diagram of the device is shown in Figure 2. Ball assignments and are shown in Figure 3. The 8Gb DDR2 SDRAM uses a double-data-rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls. A single read or write access for the 8Gb DDR2 SDRAM effectively consists of a single 4n-bit-wide, one-clock-cycle data transfer at the internal DRAM core and four corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O balls. A bidirectional data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the receiver. DQS is a strobe transmitted by the DDR2 SDRAM during READs and by the memory controller during WRITEs. DQS is edge-aligned with data for READs and center-aligned with data for WRITEs. There are strobes, one for the lower byte (LDQS, LDQS#) and one for the upper byte (UDQS, UDQS#). The 8Gb DDR2 SDRAM operates from a differential clock (CK and CK#); the crossing of CK going HIGH and CK# going LOW will be referred to as the positive edge of CK. Commands (address and control signals) are registered at every positive edge of CK. Input data is registered on both edges of DQS, and output data is referenced to both edges of DQS, as well as to both edges of CK. Read and write accesses to the DDR2 SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed. The address bits registered coincident with the READ or WRITE command are used to select the bank and the starting column location for the burst access. The DDR2 SDRAM provides for programmable read or write burst lengths of four or eight locations. DDR2 SDRAM supports interrupting a burst read of eight with another read, or a burst write of eight with another write. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access. As with standard DDR SDRAMs, the pipelined, multibank architecture of DDR2 SDRAMs allows for concurrent operation, thereby providing high, effective bandwidth by hiding row precharge and activation time. A self refresh mode is provided, along with a power-saving power-down mode. All inputs are compatible with the JEDEC standard for SSTL\_18. All full drive-strength outputs are SSTL\_18-compatible. ### **GENERAL NOTES** The functionality and the timing specifications discussed in this data sheet are for the DLL-enabled mode of operation. Throughout the data sheet, the various figures and text refer to DQs as "DQ." The DQ term is to be interpreted as any and all DQ collectively, unless specifically stated otherwise. Additionally, each chip is divided into 2 bytes, the lower byte and upper byte. For the lower byte (DQ0–DQ7), DM refers to LDM and DQS refers to LDQS. For the upper byte (DQ8–DQ15), DM refers to UDM and DQS refers to UDQS. Note that the there is no upper byte for U4 and therefore no UDM4. Complete functionality is described throughout the document and any page or diagram may have been simplified to convey a topic and may not be inclusive of all requirements. Any specific requirement takes precedence over a general statement. ### INITIALIZATION DDR2 SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. The following sequence is required for power up and initialization and is shown in Figure 4 on page 7. #### FIGURE 4 – POWER-UP AND INITIALIZATION #### NOTES: - 1. Applying power; if CKE is maintained below 0.2 x V<sub>CCQ</sub>, outputs remain disabled. To guarantee R<sub>TT</sub> (ODT resistance) is off, V<sub>REF</sub> must be valid and a low level must be applied to the ODT ball (all other inputs may be undefined, I/Os and outputs must be less than V<sub>CCQ</sub> during voltage ramp time to avoid DDR2 SDRAM device latch-up). At least one of the following two sets of conditions (A or B) must be met to obtain a stable supply state (stable supply defined as V<sub>CCQ</sub>, V<sub>CCQ</sub>, V<sub>REF</sub>, and V<sub>TT</sub> are between their minimum and maximum values as stated in DC Operating Conditions table): - A. (single power source) The $V_{CC}$ voltage ramp from 300mV to $V_{CC}$ (MIN) must take no longer than 200ms; during the $V_{CC}$ voltage ramp, $|V_{CC} V_{CCQ}| \le 0.3V$ . Once supply voltage ramping is complete (when $V_{CCQ}$ crosses $V_{CC}$ (MIN), DC Operating Conditions table specifications apply. - Vcc, Vccq are driven from a single power converter output - V ⊤ is limited to 0.95V MAX - VREF tracks Vcco/2; VREF must be within ±0.3V with respect to Vcco/2 during supply ramp time. - V<sub>CCQ</sub> ≥ V<sub>REF</sub> at all times - B. (multiple power sources) V<sub>CC</sub> ≥ V<sub>CCQ</sub> must be maintained during supply voltage ramping, for both AC and DC levels, until supply voltage ramping completes (V<sub>CCQ</sub> crosses V<sub>CC</sub> [MIN]). Once supply voltage ramping is complete, DC Operating Conditions table specifications apply. - Apply V<sub>CC</sub> before or at the same time as V<sub>CCQ</sub>; V<sub>CC</sub> voltage ramp time must be ≤ 200ms from when V<sub>CC</sub> ramps from 300mV to V<sub>CC</sub> (MIN) - Apply V<sub>CCQ</sub> before or at the same time as V<sub>TT</sub>; the V<sub>CCQ</sub> voltage ramp time from when V<sub>CC</sub> (MIN) is achieved to when V<sub>CCQ</sub> (MIN) is achieved must be ≤ 500ms; while V<sub>CC</sub> is ramping, current can be supplied from V<sub>CC</sub> through the device to V<sub>CCQ</sub> - V<sub>REF</sub> must track V<sub>CCQ/2</sub>, V<sub>REF</sub> must be within ±0.3V with respect to V<sub>CCQ/2</sub> during supply ramp time; V<sub>CCQ</sub> ≥ V<sub>REF</sub> must be met at all times - Apply V<sub>TT</sub>, The V<sub>TT</sub> voltage ramp time from when V<sub>CCQ</sub> (MIN) is achieved to when v<sub>TT</sub> (MIN) is achieved must be no greater than 500ms - CKE uses LVCMOS input levels prior to state T0 to ensure DQs are High-Z during device powerup prior to V<sub>REF</sub>. being stable. After state T0, Cke is required to have SSTL\_18 input levels. Once CKE transitions to a high level, it must stay HIGH for the duration on the initialization sequence. - PRE = PRECHARGE command, LM = LOAD MODE command, MR = Mode Register, EMR = extended mode register, EMR2 = extended mode register 2, EMR3 = extended mode register 3, REF = REFRESH command, ACT = ACTIVE command, A10 = PRECHARGE ALL, CODE = desired value for mode registers (blank addresses are required to be decoded), VALID any valid command/address, RA = row address, bank address. - DM represents UDM & LDM, DQS represents, UDQS, UDQS#, LDQS, LDQS#, RDQS, RDQS#, DQ represents DQ0-71. - For a minimum of 200µs after stable power and clock (CK, CK#), apply NOP or DESELECT commands, then take CKE HIGH. - 6. Wait a minimum of 400ns, then issue a PRECHARGE ALL command. - Issue a LOAD MODE command to the EMR(2). (To issue an EMR(3) command, provide LOW to BA2 and BA0, and provide HIGH to BA1.) Set register E7 to "0" or "1;" all others must be "0". - Issue LOAD MODE command to the EMR(3). (to issue and EMR(3) command, provide HIGH to BA0 = 1, BA1 = 1, and BA2 = 0.) Set all registers to "0". - Issue a LOAD MODE command to the EMR to enable DLL. To issue a CLL ENABLE command provide LOW to BA1, BA2 and A0; provide HIGH to BA0. Bits E7, E8 and E9 can be set to "0" or "1;" Micron recommends setting them to "0". - Issue a LOAD MODE command for DLL RESET. 200 cycles of clock input is required to lock the DLL. (To issue a DLL RESET, provide HIGH to A8 and provide LOW to BA2 = BA1 = BA0 = 0.) CKE must be HIGH the entire time. - 11. Issue PRECHARGE ALL command. - 12. Issue two or more REFRESH commands. - Issue a LOAD MODE command with LOW to A8 to initialize device operation (i.e., to program operating parameters without resetting the DLL). To access the mode registers, BA0 = 0, BA1 = 0, BA2 = 0. - 14. Issue a LOAD MODE command to the EMR to enable OCD default by setting bits E7, E8, and E9 to "1," and then setting all other desired parameters. To access the extended mode register, RA2 = 0. RA1 = 0. RA0 = 1. - Issue a LOAD MODE command to the EMR to enable OCD exit by setting bits E7, E8, and E9 to "0," and then setting all other desired parameters. To access the extended mode registers, BA2 = 0, BA1 = 0, BA0 = 1. - The DDR2 SDRAM is now initialized and ready for normal operation 200 clock cycles after the DLL RESET at Tf0 ### **MODE REGISTER (MR)** The mode register is used to define the specific mode of operation of the DDR2 SDRAM. This definition includes the selection of a burst length, burst type, CL, operating mode, DLL RESET, write recovery, and power-down mode, as shown in Figure 5. Contents of the mode register can be altered by re-executing the LOAD MODE (LM) command. If the user chooses to modify only a subset of the MR variables, all variables (M0–M14) must be programmed when the command is issued. The mode register is programmed via the LM command (bits BA2-BA0 = 0, 0, 0) and other bits (M12-M0) will retain the stored information until it is programmed again or the device loses power (except for bit M8, which is self-clearing). Reprogramming the mode register will not alter the contents of the memory array, provided it is performed correctly. The LM command can only be issued (or reissued) when all banks are in the precharged state (idle state) and no bursts are in progress. The controller must wait the specified time t<sub>MRD</sub> before initiating any subsequent operations such as an ACTIVE command. Violating either of these requirements will result in unspecified operation. ### **BURST LENGTH** Burst length is defined by bits M0-M3, as shown in Figure 5. Read and write accesses to the DDR2 SDRAM are burst-oriented, with the burst length being programmable to either four or eight. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. The block is uniquely selected by A2-Ai when BL = 4 and by A3-Ai when BL = 8 (where Ai is the most significant column address bit for a given configuration). The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. The programmed burst length applies to both READ and WRITE bursts. ### **BURST TYPE** Accesses within a given burst may be programmed to be either sequential or interleaved. The burst type is selected via bit M3, as shown in Figure 5. The ordering of accesses within a burst is determined by the burst length, the burst type, and the starting column address, as shown in Table 2. DDR2 SDRAM supports 4-bit burst mode and 8-bit burst mode only. For 8-bit burst mode, full interleave address ordering is supported; however, sequential address ordering is nibble-based. ### FIGURE 5 - MODE REGISTER (MR) DEFINITION NOTE: Not all listed CL options are supported in any individual speed grades. #### **TABLE 2 – BURST DEFINITION** | Burst | Starting Column<br>Address | | | Order of Accesses Within a Burst | | | | |--------|----------------------------|----|----|----------------------------------|--------------------|--|--| | Length | | | | Type = Sequential | Type = Interleaved | | | | | | A1 | A0 | | | | | | | | 0 | 0 | 0-1-2-3 | 0-1-2-3 | | | | 4 | | 0 | 1 | 1-2-3-0 | 1-0-3-2 | | | | | | 1 | 0 | 2-3-0-1 | 2-3-0-1 | | | | | | 1 | 1 | 3-0-1-2 | 3-2-1-0 | | | | | A2 | A1 | A0 | | | | | | | 0 | 0 | 0 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7 | | | | | 0 | 0 | 1 | 1-2-3-0-5-6-7-4 | 1-0-3-2-5-4-7-6 | | | | | 0 | 1 | 0 | 2-3-0-1-6-7-4-5 | 2-3-0-1-6-7-4-5 | | | | 8 | 0 | 1 | 1 | 3-0-1-2-7-4-5-6 | 3-2-1-0-7-6-5-4 | | | | | 1 | 0 | 0 | 4-5-6-7-0-1-2-3 | 4-5-6-7-0-1-2-3 | | | | | 1 | 0 | 1 | 5-6-7-4-1-2-3-0 | 5-4-7-6-1-0-3-2 | | | | | 1 | 1 | 0 | 6-7-4-5-2-3-0-1 | 6-7-4-5-2-3-0-1 | | | | | 1 | 1 | 1 | 7-4-5-6-3-0-1-2 | 7-6-5-4-3-2-1-0 | | | #### NOTES: - For a burst length of two, A1-Ai select two-data-element block; A0 selects the starting column within the block. - For a burst length of four, A2-Ai select four-data-element block; A0-1 select the starting column within the block. - For a burst length of eight, A3-Ai select eight-data-element block; A0-2 select the starting column within the block. - Whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block. #### **OPERATING MODE** The normal operating mode is selected by issuing a command with bit M7 set to "0," and all other bits set to the desired values, as shown in Figure 5. When bit M7 is "1," no other bits of the mode register are programmed. Programming bit M7 to "1" places the DDR2 SDRAM into a test mode that is only used by the manufacturer and should not be used. No operation or functionality is guaranteed if M7 bit is '1.' ### **DLL RESET** DLL RESET is defined by bit M8, as shown in Figure 5. Programming bit M8 to "1" will activate the DLL RESET function. Bit M8 is self-clearing, meaning it returns back to a value of "0" after the DLL RESET function has been issued. Anytime the DLL RESET function is used, 200 clock cycles must occur before a READ command can be issued to allow time for the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may result in a violation of the tac or troosck parameters. ### WRITE RECOVERY Write recovery (WR) time is defined by bits M9–M11, as shown in Figure 5. The WR register is used by the DDR2 SDRAM during WRITE with auto precharge operation. During WRITE with auto precharge operation, the DDR2 SDRAM delays the internal auto precharge operation by WR clocks (programmed in bits M9–M11) from the last data burst. WR values of 2, 3, 4, 5, or 6 clocks may be used for programming bits M9–M11. The user is required to program the value of WR, which is calculated by dividing $t_{WR}$ (in ns) by $t_{CK}$ (in ns) and rounding up a non integer value to the next integer; WR [cycles] = $t_{WR}$ [ns] / $t_{CK}$ [ns]. Reserved states should not be used as unknown operation or incompatibility with future versions may result. ### POWER-DOWN MODE Active power-down (PD) mode is defined by bit M12, as shown in Figure 5. PD mode allows the user to determine the active power-down mode, which determines performance versus power savings. PD mode bit M12 does not apply to precharge PD mode. When bit M12 = 0, standard active PD mode or "fast-exit" active PD mode is enabled. The $t_{XARD}$ parameter is used for fast-exit active PD exit timing. The DLL is expected to be enabled and running during this mode. When bit M12 = 1, a lower-power active PD mode or "slow-exit" active PD mode is enabled. The txARD parameter is used for slow-exit active PD exit timing. The DLL can be enabled, but "frozen" during active PD mode since the exit-to-READ command timing is relaxed. The power difference expected between PD normal and PD low-power mode is defined in the loc table. # **CAS LATENCY (CL)** The CAS latency (CL) is defined by bits M4–M6, as shown in Figure 5. CL is the delay, in clock cycles, between the registration of a READ command and the availability of the first bit of output data. The CL can be set to 4, 5 or 6 clocks, depending on the speed grade option being used. DDR2 SDRAM does not support any half-clock latencies. Reserved states should not be used as unknown operation or incompatibility with future versions may result. DDR2 SDRAM also supports a feature called posted CAS additive latency (AL). This feature allows the READ command to be issued prior to $t_{RCD\ (MIN)}$ by delaying the internal command to the DDR2 SDRAM by AL clocks. An example of CL = 4 is shown in Figure 6; assume AL = 0. If a READ command is registered at clock edge n, and the CL is m clocks, the data will be available nominally coincident with clock edge n+m (this assumes AL=0). ### FIGURE 6 - CAS LATENCY (CL) ## **EXTENDED MODE REGISTER (EMR)** The extended mode register controls functions beyond those controlled by the mode register; these additional functions are DLL enable/disable, output drive strength, on die termination (ODT) (RTT), posted AL, off-chip driver impedance calibration (OCD), DQS# enable/disable, RDQS/RDQS# enable/disable, and output disable/enable. These functions are controlled via the bits shown in Figure 7. The EMR is programmed via the LOAD MODE (LM) command and will retain the stored information until it is programmed again or the device loses power. Reprogramming the EMR will not alter the contents of the memory array, provided it is performed correctly. The EMR must be loaded when all banks are idle and no bursts are in progress, and the controller must wait the specified time $t_{MRD}$ before initiating any subsequent operation. Violating either of these requirements could result in unspecified operation. #### FIGURE 7 - EXTENDED MODE REGISTER DEFINITION #### NOTES: - During initialization, all three bits must be set to "1" for OCD default state, then must be set to "0" before initialization is finished, as detailed in the initialization procedure. - 2.. E14 (A14) is not used on this device. ### **DLL ENABLE/DISABLE** The DLL may be enabled or disabled by programming bit E0 during the LM command, as shown in Figure 7. The DLL must be enabled for normal operation. DLL enable is required during power-up initialization and upon returning to normal operation after having disabled the DLL for the purpose of debugging or evaluation. Enabling the DLL should always be followed by resetting the DLL using an LM command. The DLL is automatically disabled when entering SELF REFRESH operation and is automatically re-enabled and reset upon exit of SELF REFRESH operation. Any time the DLL is enabled (and subsequently reset), 200 clock cycles must occur before a READ command can be issued, to allow time for the internal clock to synchronize with the external clock. Failing to wait for synchronization to occur may result in a violation of the $t_{AC}$ or $t_{DQSCK}$ parameters. ### **OUTPUT DRIVE STRENGTH** The output drive strength is defined by bit E1, as shown in Figure 7. The normal drive strength for all outputs are specified to be SSTL\_18. Programming bit E1 = 0 selects normal (full strength) drive strength for all outputs. Selecting a reduced drive strength option (E1 = 1) will reduce all outputs to approximately 60 percent of the SSTL\_18 drive strength. This option is intended for the support of lighter load and/or point-to-point environments. #### DQS# ENABLE/DISABLE The DQS# ball is enabled by bit E10. When E10 = 0, DQS# is the complement of the differential data strobe pair DQS/DQS#. When disabled (E10 = 1), DQS is used in a single ended mode and the DQS# ball is disabled. When disabled, DQS# should be left floating. This function is also used to enable/disable RDQS#. If RDQS is enabled (E11 = 1) and DQS# is enabled (E10 = 0), then both DQS# and RDQS# will be enabled. ### **OUTPUT ENABLE/DISABLE** The OUTPUT ENABLE function is defined by bit E12, as shown in Figure 7. When enabled (E12 = 0), all outputs (DQs, DQS, DQS#, RDQS, RDQS#) function normally. When disabled (E12 = 1), all DDR2 SDRAM outputs (DQs, DQS, DQS#, RDQS, RDQS#) are disabled, thus removing output buffer current. The output disable feature is intended to be used during Icc characterization of read current. ## **ON-DIE TERMINATION (ODT)** ODT effective resistance, $R_{TT}$ (EFF), is defined by bits E2 and E6 of the EMR, as shown in Figure 7. The ODT feature is designed to improve signal integrity of the memory channel by allowing the DDR2 SDRAM controller to independently turn on/off ODT for any or all devices. $R_{TT}$ effective resistance values of $50\Omega$ , $75\Omega$ , and $150\Omega$ are selectable and apply to each DQ, DQS/DQS#, RDQS/RDQS#, UDQS/UDQS#, LDQS/LDQS#, DM, and UDM/LDM signals. Bits (E6, E2) determine what ODT resistance is enabled by turning on/off "sw1," "sw2," or "sw3." The ODT effective resistance value is elected by enabling switch "sw1," which enables all R1 values that are $150\Omega$ each, enabling an effective resistance of $75\Omega$ (RTT2(EFF) = R2/2). Similarly, if "sw2" is enabled, all R2 values that are $300\Omega$ each, enable an effective ODT resistance of $150\Omega$ (RTT2(EFF) = R2/2). Switch "sw3" enables R1 values of $100\Omega$ enabling effective resistance of $50\Omega$ Reserved states should not be used, as unknown operation or incompatibility with future versions may result. The ODT control ball is used to determine when $R_{TT}(EFF)$ is turned on and off, assuming ODT has been enabled via bits E2 and E6 of the EMR. The ODT feature and ODT input ball are only used during active, active power-down (both fast-exit and slow-exit modes), and precharge power-down modes of operation. ODT must be turned off prior to entering self refresh. During power-up and initialization of the DDR2 SDRAM, ODT should be disabled until issuing the EMR command to enable the ODT feature, at which point the ODT ball will determine the $R_{TT}(EFF)$ value. Any time the EMR enables the ODT function, ODT may not be driven HIGH until eight clocks after the EMR has been enabled. See "ODT Timing" section for ODT timing diagrams. ## POSTED CAS ADDITIVE LATENCY (AL) Posted CAS additive latency (AL) is supported to make the command and data bus efficient for sustainable bandwidths in DDR2 SDRAM. Bits E3–E5 define the value of AL, as shown in Figure 7. Bits E3–E5 allow the user to program the DDR2 SDRAM with an inverse AL of 0, 1, 2, 3, or 4 clocks. Reserved states should not be used as unknown operation or incompatibility with future versions may result. In this operation, the DDR2 SDRAM allows a READ or WRITE command to be issued prior to $t_{RCD}$ (MIN) with the requirement that $AL \leq t_{RCD}$ (MIN). A typical application using this feature would set $AL = t_{RCD}$ (MIN) - 1x $t_{CK}$ . The READ or WRITE command is held for the time of the AL before it is issued internally to the DDR2 SDRAM device. RL is controlled by the sum of AL and CL; RL = AL + CL. Write latency (WL) is equal to RL minus one clock; WL = AL + CL - 1 x $t_{CK}$ . ### FIGURE 8 – EXTENDED MODE REGISTER 2 (EMR2) DEFINITION ### **EXTENDED MODE REGISTER 2** The extended mode register 2 (EMR2) controls functions beyond those controlled by the mode register. Currently all bits in EMR2 are reserved, as shown in Figure 8. The EMR2 is programmed via the LM command and will retain the stored information until it is programmed again or the device loses power. Reprogramming the EMR will not alter the contents of the memory array, provided it is performed correctly. Bit E7 (A7) must be programmed as"1" to provide a faster refresh rate on devices if the T<sub>CASE</sub> exceeds 85°C EMR2 must be loaded when all banks are idle and no bursts are in progress, and the controller must wait the specified time <sup>t</sup>MRD before initiating any subsequent operation. Violating either of these requirements could result in unspecified operation. ### **EXTENDED MODE REGISTER 3** The extended mode register 3 (EMR3) controls functions beyond those controlled by the mode register. Currently, all bits in EMR3 are reserved, as shown in Figure 9. The EMR3 is programmed via the LM command and will retain the stored information until it is programmed again or the device loses power. Reprogramming the EMR will not alter the contents of the memory array, provided it is performed correctly. EMR3 must be loaded when all banks are idle and no bursts are in progress, and the controller must wait the specified time $t_{MRD}$ before initiating any subsequent operation. Violating either of these requirements could result in unspecified operation. ### **COMMAND TRUTH TABLES** The following tables provide a quick reference of DDR2 SDRAM available commands, including CKE power-down modes, and bank-to-bank commands. ### FIGURE 9 – EXTENDED MODE REGISTER 3 (EMR3) DEFINITION ### **TABLE 3 - TRUTH TABLE - DDR2 COMMANDS** Notes 1, 5, and 6 apply to all | | CKE | | | | | | BA2 | A13 | | | | | |---------------------------|-------------------|---------------|--------|------|--------|--------|------------|-------------------|---------|-------------------|-------|---| | Function | Previous<br>Cycle | Current Cycle | CS# | RAS# | CAS# | WE# | BA1<br>BA0 | A12<br>A11 | A10 | A9-A0 | Notes | | | LOAD MODE | Н | Н | L | L | L | L | BA | | OP Code | | 2 | | | REFRESH | Н | Н | L | L | L | Н | Х | Х | Х | Х | | | | SELF-REFRESH Entry | Н | L | L | L | L | Н | Х | Х | Х | Х | | | | SELF-REFRESH Exit | L | Н | H<br>L | X | X<br>H | X<br>H | Х | Х | Х | Х | 7 | | | Single bank precharge | Н | Н | L | L | Н | L | Х | Х | L | Х | 2 | | | All banks PRECHARGE | Н | Н | L | L | Н | L | Х | Х | Н | Х | | | | Bank activate | Н | Н | L | L | Н | L | BA | Row Address | | | | | | WRITE | Н | Н | L | L | Н | L | ВА | Column<br>Address | L | Column<br>Address | 2, 3 | | | WRITE with auto precharge | Н | Н | L | Н | L | L | ВА | Column<br>Address | Н | Column<br>Address | 2, 3 | | | READ | Н | Н | L | Н | L | Н | BA | Column<br>Address | L | Column<br>Address | 2, 3 | | | READ with auto precharge | Н | Н | L | Н | L | Н | BA | Column<br>Address | Н | Column<br>Address | 2, 3 | | | NO OPERATION | Н | X | L | Н | Н | Н | Х | Х | Х | Х | | | | Device DESELECT | Н | Х | Н | Х | Х | Х | Х | Х | Х | Х | | | | DOWED DOWN onto | Н | | Н | Х | Х | Х | Х | Х | Х | Х | 4 | | | POWER-DOWN entry | | L | L | Н | Н | Н | ^ | ^ | ^ | ^ | 4 | | | POWER-DOWN exit | | - 11 | Н | Х | Х | Х | Х | Х | Х | Х | 4 | | | POWER-DOWN exit | L | L | Н | L | Н | Н | Н | ^ | , x | ^ | ^ | 4 | #### NOTES: - 1. All DDR2 SDRAM commands are defined by states of CS#, RAS#, CAS#, WE#, and CKE at the rising edge of the clock. - 2. Bank addresses (BA) BA0-BA2 determine which bank is to be operated upon. BA during a LM command selects which mode register is programmed. - 3. 3. Burst reads or writes at BL = 4 cannot be terminated or interrupted. - 4. The power-down mode does not perform any REFRESH operations. The duration of power-down is therefore limited by the refresh requirements outlined in the AC parametric section. - 5. The state of ODT does not affect the states described in this table. The ODT function is not available during self refresh. See "On-Die Termination (ODT)" for details. - 6. "X" means "H or L" (but a defined logic level). - 7. Self refresh exit is asynchronous. ### **DESELECT** The DESELECT function (CS# HIGH) prevents new commands from being executed by the DDR2 SDRAM. The DDR2 SDRAM is effectively deselected. Operations already in progress are not affected. ### **NO OPERATION (NOP)** The NO OPERATION (NOP) command is used to instruct the selected DDR2 SDRAM to perform a NOP (CS# is LOW; RAS#, CAS#, and WE are HIGH). This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected. ## LOAD MODE (LM) The mode registers are loaded via inputs BA2–BA0, and A12–A0. BA2–BA0 determine which mode register will be programmed. See "Mode Register (MR)". The LM command can only be issued when all banks are idle, and a subsequent execute able command cannot be issued until $t_{MRD}$ is met. ### BANK/ROW ACTIVATION ## **ACTIVE COMMAND** The ACTIVE command is used to open (or activate) a row in a particular bank for a subsequent access. The value on the BA2–BA0 inputs selects the bank, and the address provided on inputs A12–A0 selects the row. This row remains active (or open) for accesses until a PRECHARGE command is issued to that bank. A PRECHARGE command must be issued before opening a different row in the same bank. ### **ACTIVE OPERATION** Before any READ or WRITE commands can be issued to a bank within the DDR2 SDRAM, a row in that bank must be opened (activated), even when additive latency is used. This is accomplished via the ACTIVE command, which selects both the bank and the row to be activated. After a row is opened with an ACTIVE command, a READ or WRITE command may be issued to that row, subject to the $t_{\rm RCD}$ specification. $t_{\rm RCD}$ (MIN) should be divided by the clock period and rounded up to the next whole number to determine the earliest clock edge after the ACTIVE command on which a READ or WRITE command can be entered. The same procedure is used to convert other specification limits from time units to clock cycles. For example, a $t_{\rm RCD}$ (MIN) specification of 20ns with a 266 MHz clock (tck = 3.75ns) results in 5.3 clocks, rounded up to 6. A subsequent ACTIVE command to a different row in the same bank can only be issued after the previous active row has been closed (precharged). The minimum time interval between successive ACTIVE commands to the same bank is defined by tRC A subsequent ACTIVE command to another bank can be issued while the first bank is being accessed, which results in a reduction of total row-access overhead. The minimum time interval between successive ACTIVE commands to different banks is defined by $t_{RRD}$ #### FIGURE 10 - ACTIVE COMMAND ### **READ COMMAND** The READ command is used to initiate a burst read access to an active row. The value on the BA2–BA0 inputs selects the bank, and the address provided on inputs A0–i (where i = A9) selects the starting column location. The value on input A10 determines whether or not auto precharge is used. If auto precharge is selected, the row being accessed will be precharged at the end of the READ burst; if auto precharge is not selected, the row will remain open for subsequent accesses. ### **READ OPERATION** READ bursts are initiated with a READ command. The starting column and bank addresses are provided with the READ command and auto precharge is either enabled or disabled for that burst access. If auto precharge is enabled, the row being accessed is automatically precharged at the completion of the burst. If auto precharge is disabled, the row will be left open after the completion of the burst. During READ bursts, the valid data-out element from the starting column address will be available READ latency (RL) clocks later. RL is defined as the sum of AL and CL; RL = AL + CL. The value for AL and CL are programmable via the MR and EMR commands, respectively. Each subsequent data-out element will be valid nominally at the next positive or negative clock edge (i.e., at the next crossing of CK and CK#). DQS/DQS# is driven by the DDR2 SDRAM along with output data. The initial LOW state on DQS and HIGH state on DQS# is known as the read preamble (trpre). The LOW state on DQS and HIGH state on DQS# coincident with the last data-out element is known as the read postamble (trpst). Upon completion of a burst, assuming no other commands have been initiated, the DQ will go High-Z. Data from any READ burst may be concatenated with data from a subsequent READ command to provide a continuous flow of data. The first data element from the new burst follows the last element of a completed burst. The new READ command should be issued x cycles after the first READ command, where x equals BL / 2 cycles. #### FIGURE 11 - READ COMMAND ### WRITE COMMAND The WRITE command is used to initiate a burst write access to an active row. The value on the BA2–BA0 inputs selects the bank, and the address provided on inputs A0–9 selects the starting column location. The value on input A10 determines whether or not auto precharge is used. If auto precharge is selected, the row being accessed will be precharged at the end of the WRITE burst; if auto precharge is not selected, the row will remain open for subsequent accesses. Input data appearing on the DQ is written to the memory array subject to the DM input logic level appearing coincident with the data. If a given DM signal is registered LOW, the corresponding data will be written to memory; if the DM signal is registered HIGH, the corresponding data inputs will be ignored, and a WRITE will not be executed to that byte/column location. ### WRITE OPERATION WRITE bursts are initiated with a WRITE command, as shown in Figure 12. DDR2 SDRAM uses WL equal to RL minus one clock cycle [WL = RL - 1CK = AL + (CL - 1CK)]. The starting column and bank addresses are provided with the WRITE command, and auto precharge is either enabled or disabled for that access. If auto precharge is enabled, the row being accessed is precharged at the completion of the burst. During WRITE bursts, the first valid data-in element will be registered on the first rising edge of DQS following the WRITE command, and subsequent data elements will be registered on successive edges of DQS. The LOW state on DQS between the WRITE command and the first rising edge is known as the write preamble; the LOW state on DQS following the last data-in element is known as the write postamble. The time between the WRITE command and the first rising DQS edge is WL $\pm$ tdass. Subsequent DQS positive rising edges are timed, relative to the associated clock edge, as $\pm$ tdass. tdass is specified with a relatively wide range (25 percent of one clock cycle). All of the WRITE diagrams show the nominal case, and where the two extreme cases (tdass [MIN] and tdass [MAX]) might not be intuitive, they have also been included. Upon completion of a burst, assuming no other commands have been initiated, the DQ will remain High-Z and any additional input data will be ignored. Data for any WRITE burst may be concatenated with a subsequent WRITE command to provide continuous flow of input data. The first data element from the new burst is applied after the last element of a completed burst. The new WRITE command should be issued x cycles after the first WRITE command, where x equals BL/2. DDR2 SDRAM supports concurrent auto precharge options, as shown in Table 4. DDR2 SDRAM does not allow interrupting or truncating any WRITE burst using BL = 4 operation. Once the BL = 4 WRITE command is registered, it must be allowed to complete the entire WRITE burst cycle. However, a WRITE (with auto precharge disabled) using BL = 8 operation might be interrupted and truncated ONLY by another WRITE burst as long as the interruption occurs on a 4-bit boundary, due to the 4n prefetch architecture of DDR2 SDRAM. WRITE burst BL = 8 operations may not to be interrupted or truncated with any command except another WRITE command. Data for any WRITE burst may be followed by a subsequent READ command. The number of clock cycles required to meet $t_{WTR}$ is either 2 or $t_{WTR}/t_{CK}$ , whichever is greater. Data for any WRITE burst may be followed by a subsequent PRECHARGE command. $t_{WT}$ starts at the end of the data burst, regardless of the data mask condition. #### FIGURE 12 - WRITE COMMAND ### TABLE 4 - WRITE USING CONCURRENT AUTO PRECHARGE | From Command (Bank //) | To Command (Bank m) | Minimum Delay<br>(With Concurrent Auto Precharge) | Units | |---------------------------|---------------------|---------------------------------------------------|-------| | WRITE with Auto Precharge | READ OR READ w/AP | (CL-1) + (BL/2) + twrR | tcк | | | WRITE or WRITE w/AP | (BL/2) | tcк | | | PRECHARGE or ACTIVE | 1 | tcк | ### PRECHARGE COMMAND The PRECHARGE command, illustrated in Figure 13, is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row activation a specified time (trp) after the PRECHARGE command is issued, except in the case of concurrent auto precharge, where a READ or WRITE command to a different bank is allowed as long as it does not interrupt the data transfer in the current bank and does not violate any other timing parameters. Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. A PRECHARGE command is allowed if there is no open row in that bank (idle state) or if the previously open row is already in the process of precharging. However, the precharge period will be determined by the last PRECHARGE command issued to the bank. ### PRECHARGE OPERATION Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged, inputs BA2–BA0 select the bank. Otherwise BA2–BA0 are treated as "Don't Care." When all banks are to be precharged, inputs BA2–BA0 are treated as "Don't Care." Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. $t_{RPA}$ timing applies when the PRECHARGE (ALL) command is issued, regardless of the number of banks already open or closed. If a single-bank PRECHARGE command is issued, $t_{RP}$ timing applies. $t_{RPA}$ (MIN) applies to all 8-bank DDR2 devices. #### SELF REFRESH COMMAND The SELF REFRESH command can be used to retain data in the DDR2 SDRAM, even if the rest of the system is powered down. When in the self refresh mode, the DDR2 SDRAM retains data without external clocking. All power supply inputs (including $V_{\text{REF}}$ ) must be maintained at valid levels upon entry/exit and during SELF REFRESH operation. The SELF REFRESH command is initiated like a REFRESH command except CKE is LOW. The DLL is automatically disabled upon entering self refresh and is automatically enabled upon exiting self refresh (200 clock cycles must then occur before a READ command can be issued). The differential clock should remain stable and meet $t_{\text{CKE}}$ specifications at least 1 x $t_{\text{CK}}$ after entering self refresh mode. All command and address input signals except CKE are "Don't Care" during self refresh. The procedure for exiting self refresh requires a sequence of commands. First, the differential clock must be stable and meet $t_{\text{CK}}$ specifications at least 1 x $t_{\text{CK}}$ prior to CKE going back HIGH. Once CKE is HIGH ( $t_{\text{CLE(MIN)}}$ ) has been satisfied with four clock registrations), the DDR2 SDRAM must have NOP or DESELECT commands issued for $t_{\text{XSNR}}$ because time is required for the completion of any internal refresh in progress. A simple algorithm for meeting both refresh and DLL requirements is to apply NOP or DESELECT commands for 200 clock cycles before applying any other command. NOTE: Self refresh not available at military temperature. #### FIGURE 13 – PRECHARGE COMMAND #### DC OPERATING CONDITIONS All voltages referenced to Vss | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |-------------------------|------------------|------------------------|------------------|-------------------------|------|-------| | Supply voltage | Vcc | 1.7 | 1.8 | 1.9 | V | 1, 5 | | VccL Supply voltage | VccL | 1.7 | 1.8 | 1.9 | V | 4, 5 | | I/O Supply voltage | Vccq | 1.7 | 1.8 | 1.9 | V | 4, 5 | | I/O Reference voltage | V <sub>REF</sub> | 0.49 x Vccq | 0.50 x Vccq | 0.51 x Vccq | V | 2 | | I/O Termination voltage | VTT | V <sub>REF</sub> -0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | V | 3 | #### NOTEs: - 1. Vcc and Vccq must track each other. Vccq must be less than or equal to Vcc. - 2. VREF is expected to equal Vcco/2 of the transmitting device and to track variations in the DC level of the same. Peak-to-peak noise on VREF may not exceed ±1 percent of the DC value. Peak-to-peak AC noise on VREF may not exceed ±2 percent of VREF. This measurement is to be taken at the nearest VREF bypass capacitor. - 3. VTT is not applied directly to the device. VTT is a system supply for signal termination resistors, is expected to be set equal to VREF and must track variations in the DC level of VREF. - 4. Vccq tracks with Vcc, VccL tracks with Vcc. - 5. Vssq = VssL = Vss #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | MIN | MAX | U nit | |------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------| | Vcc | Voltage on Vcc pin relative to Vss | -1.0 | 2.3 | V | | Vccq | Voltage on V <sub>CCQ</sub> pin relative to V <sub>SS</sub> | -0.5 | 2.3 | V | | V <sub>IN</sub> , V <sub>OUT</sub> | Voltage on any pin relative to Vss | -0.5 | 2.3 | V | | T <sub>STG</sub> | Storage temperature | -55 | 125 | °C | | lL | Input leakage current; Any input 0V <v<sub>IN<v<sub>CC; V<sub>REF</sub> input 0V<v<sub>IN&lt;0.95V; Other pins not under test = 0V</v<sub></v<sub></v<sub> | -25 | 25 | μA | | loz | Output leakage current; OV <vout<vccq; and="" are="" disable<="" dqs="" odt="" td=""><td>-25</td><td>25</td><td>μΑ</td></vout<vccq;> | -25 | 25 | μΑ | | Ivref | V <sub>REF</sub> leakage current; V <sub>REF</sub> = Valid V <sub>REF</sub> level | -10 | 10 | μA | ### INPUT/OUTPUT CAPACITANCE $T_A = 25$ °C, f = 1MHz, $V_{CC} = V_{CCQ} = 1.8$ V | Parameter | | Max | Unit | |-------------------------------------------------------------------------|------------------|------|------| | Input capacitance (A0 - A12, BA0 - BA2 ,CS#, RAS#, CAS#, WE#, CKE, ODT) | C <sub>IN1</sub> | 24 | pF | | Input capacitance CK, CK# | C <sub>IN2</sub> | 9.5 | pF | | Input capacitance DM, DQS, DQS# | C <sub>IN3</sub> | 10.5 | pF | | Input capacitance DQ0 - 71 | Соит | 10.5 | pF | ### **BGA THERMAL RESISTANCE** | Description | Symbol | Typical | Units | Notes | |----------------------------------|----------|---------|-------|-------| | Junction to Ambient (No Airflow) | Theta JA | 19.7 | °C/W | 1 | | Junction to Ball | Theta JB | 20.6 | °C/W | 1 | | Junction to Case (Top) | Theta JC | 10.8 | °C/W | 1 | ### INPUT DC LOGIC LEVEL All voltages referenced to Vss | Parameter | Symbol | Min | Max | Unit | |------------------------------|---------|---------------|--------------|------| | Input High (Logic 1) Voltage | ViH(DC) | VREF + 0.1 25 | Vccq + 0.300 | V | | Input Low (Logic 0) Voltage | VIL(DC) | -0.300 | Vref - 0.125 | V | ### **INPUT AC LOGIC LEVEL** All voltages referenced to Vss | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------------------|----------------------|--------------------------|--------------------------|------| | AC Input High (Logic 1) Voltage DDR2-400 & DDR2-533 | V <sub>IH</sub> (AC) | V <sub>REF</sub> + 0.250 | _ | V | | AC Input High (Logic 1) Voltage DDR2-667 | V <sub>IH</sub> (AC) | V <sub>REF</sub> + 0.200 | _ | V | | AC Input Low (Logic 0) Voltage DDR2-400 & DDR2-533 | V <sub>IL</sub> (AC) | _ | V <sub>REF</sub> - 0.250 | V | | AC Input Low (Logic 0) Voltage DDR2-667 | VIL(AC) | _ | VREF - 0.200 | V | ### **ODT DC ELECTRICAL CHARACTERISTICS** All voltages referenced to Vss | Parameter | Symbol | Min | Nom | Max | Unit | Notes | |--------------------------------------------------------------------------------|------------------------------------|-----|-----|-----|------|-------| | $R_{TT}$ effective impedance value for $75\Omega$ setting EMR (A6, A2) = 0, 1 | R <sub>TT</sub> 1 <sub>(EFF)</sub> | 52 | 75 | 97 | Ω | 1 | | $R_{TT}$ effective impedance value for $150\Omega$ setting EMR (A6, A2) = 1, 0 | Rtt2(EFF) | 105 | 150 | 195 | Ω | 1 | | $R_{TT}$ effective impedance value for $50\Omega$ setting EMR (A6, A2) = 1, 1 | Rtt3(EFF) | 35 | 50 | 65 | Ω | 1 | | Deviation of VM with respect to Vccq/z | ΔVM | -6 | | 6 | % | 2 | NOTE: 1. Rm1(EFF) and Rm2(EFF) are determined by separately applying VIH(AC) and VIL (AC) to the ball being tested, and then measuring current, I(VIH(AC)), and I(VIL(AC)), respectively. $$Rtt(eff) = \frac{V_{IH(AC)} - V_{IL(AC)}}{I(V_{IH(AC)}) - I(V_{IL(AC)})}$$ 2. Measure voltage (VM) at tested ball with no load $$\Delta VM = \left(\frac{2 \times VM - 1}{V_{CC}}\right) \times 100$$ ### **DDR2 Icc SPECIFICATIONS AND CONDITIONS** $V_{CC} = 1.8V \pm 0.1V; -55^{\circ}C \le T_A \le 125^{\circ}C$ | Symbol | Proposed Conditions | | 667 CL6 | 533 CL5 | 400 CL4 | Units | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------|---------|---------|-------| | Icco | Operating one bank active-precharge current;<br>tck = tck(lcc), trc = trc(lcc), tras = trasmin(lcc); CKE is HIGH, CS# is HIGH between inputs are SWITCHING; Data bus inputs are SWITCHING | 675 | 575 | 574 | mA | | | lcc1 | Operating one bank active-read-precharge current; $l_{\text{OUT}} = 0 \text{mA}; \ BL = 4, \ CL = CL(l_{\text{ICC}}), \ AL = 0; \ t_{\text{CK}} = t_{\text{CK}}(l_{\text{ICC}}), \ t_{\text{RC}} = t_{\text{RC}} \ (l_{\text{CC}}), \ t_{\text{RAS}} = t_{\text{RAS}} \\ HIGH, \ CS\# \ is \ HIGH \ between \ valid \ commands; \ Address \ bus \ inputs \ are \ SWITCHIII$ | | 800 | 675 | 675 | mA | | ICC2P | Precharge power-down current; All banks idle; tck = tck(lcc); CKE is LOW; Other control and address bus inputs a FLOATING | are STABLE; Data bus inputs are | 55 | 55 | 55 | mA | | Icc2Q | Precharge quiet standby current; All banks idle; tck = tck(lcc); CKE is HIGH, CS# is HIGH; Other control and addre bus inputs are FLOATING | 325 | 225 | 200 | mA | | | I <sub>CC2N</sub> | Precharge standby current; All banks idle; tck = tck(lcc); CKE is HIGH, CS# is HIGH; Other control and addred Data bus inputs are SWITCHING | 350 | 300 | 250 | mA | | | Іссзр | Active power-down current; All banks open; tck = tck(lcc); CKE is LOW; Other control and address bus | Fast PDN Exit MRS(12) = 0 | 200 | 175 | 150 | mA | | ICC3P | inputs are STABLE; Data bus inputs are FLOATING | Slow PDN Exit MRS(12) = 1 | 50 | 50 | 50 | mA | | Іссзи | Active standby current; All banks open; tck = tck(lcc), tras = trasmax(lcc), trp = trp(lcc); CKE is HIGH, CS commands; Other control and address bus inputs are SWITCHING; Data bus inp | 375 | 275 | 250 | mA | | | Icc4W | Operating burst write current; All banks open, Continuous burst writes; BL = 4, CL = CL(Icc), AL = 0; tck = tck(Icc) CKE is HIGH, CS# is HIGH between valid commands; Address bus inputs are SV SWITCHING | 1,250 | 950 | 800 | mA | | | Icc4R | Operating burst read current; All banks open, Continuous burst reads, I <sub>OUT</sub> = 0mA; BL = 4, CL = CL(I <sub>CC</sub> ), AL = 0 trp = trp(I <sub>CC</sub> ); CKE is HIGH, CS# is HIGH between valid commands; Address bus pattern is same as I <sub>DAD6W</sub> | 1,375 | 975 | 900 | mA | | | lcc5 | Burst auto refresh current;<br>tck = tck(lcc); Refresh command at every trec(lcc) interval; CKE is HIGH, CS# is<br>Other control and address bus inputs are SWITCHING; Data bus inputs are SWI | 1,400 | 1,300 | 1,250 | mA | | | Icc6 | Self refresh current; CK and CK# at 0V; CKE 0.2V; Other control and address bus inputs are FLOATING; Data bus inputs are FLOATING | 45 | 45 | 45 | mA | | | lcc7 | Operating bank interleave read current; All bank interleaving reads, IouT = 0mA; BL = 4, CL = CL(Icc), AL = tRcD(Icc)-1*tctRRD = tRRD(Icc), tRCD = 1*tck(Icc); CKE is HIGH, CS# is HIGH between valid commare STABLE during DESELECTs; Data pattern is same as IDADGR; Refer to the follonditions | 1,975 | 1,775 | 1,775 | mA | | ### **AC TIMING PARAMETERS** $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ ; $V_{CCQ} = +1.8V \pm 0.1V$ , $V_{CC} = +1.8V \pm 0.1V$ | Doro | Parameter | | Symbol | 667Mk | os CL6 | 533Mbs CL5 | | 400Mbs CL4 | | Unit | |------------------|---------------------------------------|------|----------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------| | Fala | | | Symbol | Min | Max | Min | Max | Min | Max | Onit | | | | CL=6 | tcк(6) | 3,000 | 8,000 | | | | | | | | Clock cycle time | CL=5 | tck(5) | 3,000 | 8,000 | 3,750 | 8,000 | 5,000 | 8,000 | ps | | Clock | | CL=4 | tcк(6) | 5,000 | 8,000 | 5,000 | 8,000 | 5,000 | 8,000 | ps | | ဗ | CK high-level width | | tсн | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | tcĸ | | | CK low-level width | | tcL | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | tcĸ | | | Half clock period | | thp | MIN (tch, tcl) | | MIN (tch, tcl) | | MIN (tch, tcl) | | ps | | | Absolute <sup>I</sup> CK | | tcĸ <sup>abs</sup> | tck <sup>AVG</sup><br>(MIN)+ tJIT <sup>PER</sup><br>(MIN) | tck <sup>AVG</sup><br>(MAX)+ tJIT <sup>PER</sup><br>(MAX) | tck <sup>AVG</sup><br>(MIN)+ tJIT <sup>PER</sup><br>(MIN) | tck <sup>AVG</sup><br>(MAX)+ tJIT <sup>PER</sup><br>(MAX) | tck <sup>AVG</sup><br>(MIN)+ tJIT <sup>PER</sup><br>(MIN) | tck <sup>AVG</sup><br>(MAX)+ tJIT <sup>PER</sup><br>(MAX) | ps | | Clock (absolute) | Absolute CK high-level width | | tcH <sup>abs</sup> | tcK <sup>AVG</sup> (MIN)* tcH <sup>AVG</sup> (MIN)+ tJIT <sup>DTY</sup> (MIN) | tck <sup>AVG</sup> (MAX)* tch <sup>AVG</sup> (MAX)+ tJIT <sup>DTY</sup> (MAX) | tcK <sup>AVG</sup> (MIN)* tcH <sup>AVG</sup> (MIN)+ tJIT <sup>DTY</sup> (MIN) | tck <sup>AVG</sup> (MAX)* tcH <sup>AVG</sup> (MAX)+ tJIT <sup>DTY</sup> (MAX) | tck <sup>AVG</sup> (MIN)* tcH <sup>AVG</sup> (MIN)+ tJIT <sup>DTY</sup> (MIN) | tck <sup>AVG</sup> (MAX)* tcH <sup>AVG</sup> (MAX)+ tJIT <sup>DTY</sup> (MAX) | ps | | Clo | Absolute CK low-level width | | t <sub>CL</sub> abs | tck <sup>AVG</sup> (MIN)* tcL <sup>AVG</sup> (MIN)+ tJIT <sup>DTY</sup> (MIN) | tck <sup>AVG</sup> (MAX)* tcl <sup>AVG</sup> (MAX)+ tJIT <sup>DTY</sup> (MAX) | tck <sup>AVG</sup> (MIN)* tcL <sup>AVG</sup> (MIN)+ tJIT <sup>DTY</sup> (MIN) | tck <sup>AVG</sup> (MAX)* tcl <sup>AVG</sup> (MAX)+ tJIT <sup>DTY</sup> (MAX) | tck <sup>AVG</sup> (MIN)* tcl <sup>AVG</sup> (MIN)+ tJIT <sup>DTY</sup> (MIN) | tck <sup>AVG</sup> (MAX)* tcl <sup>AVG</sup> (MAX)+ tJIT <sup>DTY</sup> (MAX) | ps | | | Clock jitter - period | | tJIT <sup>PER</sup> | -125 | 125 | -125 | 125 | -125 | 125 | ps | | | Clock jitter - half period | | tjiT <sup>DUTY</sup> | -125 | 125 | -125 | 125 | -125 | 125 | ps | | | Clock jitter - cycle to cycle | | tjit <sup>cc</sup> | 2 | 50 | 2 | 50 | 2 | 50 | ps | | tter | Cumulative jitter error, 2 cycles | | tERR2per | -175 | 175 | -175 | 175 | -175 | 175 | ps | | Clock Jitter | Cumulative jitter error, 3 cycles | | tERR3per | -225 | 225 | -225 | 225 | -225 | 225 | ps | | S | Cumulative jitter error, 4 cycles | | tERR4per | -250 | 250 | -250 | 250 | -250 | 250 | ps | | | Cumulative jitter error, 5 cycles | | tERR5per | -250 | 250 | -250 | 250 | -250 | 250 | ps | | | Cumulative jitter error, 6-10 cycles | | tERR6-10per | -350 | 350 | -350 | 350 | -350 | 350 | ps | | | Cumulative jitter error, 11-50 cycles | | terr11-50per | -450 | 450 | -450 | 450 | -450 | 450 | ps | ### **AC TIMING PARAMETERS** (continued) -55°C $\leq$ T<sub>A</sub> $\leq$ +125°C; V<sub>CCQ</sub> = + 1.8V $\pm$ 0.1V, V<sub>CC</sub> = +1.8V $\pm$ 0.1V | Doro | ımeter | Symbol | 667MI | os CL6 | 533MI | os CL5 | 400Mi | os CL4 | Unit | |-------------|----------------------------------------------------------|------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|-------| | Fala | imeter | Зушьы | Min | Max | Min | Max | Min | Max | Offic | | | DQ hold skew factor | tqнs | - | 400 | - | 400 | - | 450 | ps | | | DQ output access time from CK/CK# | tac | -100 | 1,250 | -100 | 1,350 | -100 | 1,350 | ps | | | Data-out high impedance window from CK/CK# | tHZ | | tac(max) | | tac(max) | | tac(max) | ps | | | DQS Low-Z window from CK/CK# | tLZ <sup>1</sup> | tac(mn) | tac(max) | tac(MN) | tac(max) | tac(MN) | tac(max) | ps | | | DQ Low-Z window from CK/CK# | tLZ <sup>2</sup> | 2*tac(mn) | tac(max) | 2*tac(MN) | tac(max) | 2*tac(MN) | tac(max) | ps | | | | t <sub>DSa</sub> | 400 | | 400 | | 400 | | ps | | Data | DQ and DM input setup time relative to DQS | t <sub>DHa</sub> | 350 | | 350 | | 400 | | ps | | Õ | DQ and DM input setup time relative to DQS | tоsь | 100 | | 100 | | 150 | | ps | | | | tонь | 225 | | 225 | | 275 | | ps | | | DQ and DM input pulse width (for each input) | tDIPW | 0.35 | | 0.35 | | 0.35 | | ps | | | Data hold skew factor | tqнs | | 400 | | 400 | | 450 | ps | | | DQ-DQS hold, DQS to first DQ to go nonvalid, per access | tqн | thp - tons | | thp - tons | | thp - tons | | ps | | | Data valid output window (DVW) | tovw | tan - taasa | | tан - taasa | | tан - taasa | | ns | | | DQS input high pulse width | toqsh | 0.35*tck | | 0.35*tck | | 0.35*tck | | tск | | | DQS input low pulse width | togsl | 0.35*tck | | 0.35*tck | | 0.35*tck | | tcĸ | | | DQS output access time fromCK/CK# | togsck | -100 | 1,250 | -100 | 1,350 | -100 | 1,350 | ps | | | DQS falling edge to CK rising - setup time | toss | 0.2*tcк | | 0.2*tcк | | 0.2*tcк | | tcĸ | | | DQS falling edge from CK rising - hold time | tosh | 0.2*tck | | 0.2*tcĸ | | 0.2*tcĸ | | tск | | Data Strobe | DQS-DQ skew, DOS to last DQ valid, per group, per access | toqsq | | 240 | | 300 | | 350 | ps | | ta St | DQS read preamble | trpre | 0.9*tск | 1.1*tск | 0.9*tск | 1.1*tск | 0.9*tск | 1.1*tск | tск | | Da | DQS read postamble | trpst | 0.4*tск | 0.6*tск | 0.4*tск | 0.6*tск | 0.4*tск | 0.6*tcк | tcĸ | | | DQS write preamble setup time | twpres | 0 | | 0 | | 0 | | ps | | | DQS write preamble | twpre | 0.35*tcк | | 0.25*tcк | | 0.25 | | tcĸ | | | DQS write postamble | twpst | 0.4*tcк | 0.6*tck | 0.4*tck | 0.6*tck | 0.4*tck | 0.6*tcк | tск | | | Positive DQS latching edge to associated clock edge | togss | -0.25*tcк | 0.25*tck | -0.25*tcк | 0.25*tck | -0.25*tcк | 0.25*tcк | tск | | | Write command to first DQS latching transition | | WL-T <sub>DQSS</sub> | WL+T <sub>DQSS</sub> | WL-T <sub>DQSS</sub> | WL+T <sub>DQSS</sub> | WL-T <sub>DQSS</sub> | WL+T <sub>DQSS</sub> | tcĸ | ### **AC TIMING PARAMETERS** (continued) $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ ; $V_{CCQ} = +1.8V \pm 0.1V$ , $V_{CC} = +1.8V \pm 0.1V$ | Dara | Parameter | | 667MI | os CL6 | 533Mbs CL5 | | 400Mbs CL4 | | Unit | |---------------------|---------------------------------------------------------------|------------------|-----------------------------|------------------------------|-----------------------------|------------------------------|-----------------------------|------------------------------|-------| | raia | inietei | Symbol | Min | Max | Min | Max | Min | Max | Ollit | | | Address and control input pulse width for each input | t <sub>IPW</sub> | 0.6 | | 0.6 | | 0.6 | | tcĸ | | | Address and control input setup time | tısa | 400 | | 500 | | 600 | | ps | | | Address and control input setup time | tisb | 200 | | 250 | | 350 | | ps | | | Address and control input hold time | t <sub>lHa</sub> | 400 | | 500 | | 600 | | ps | | | · | tıнь | 275 | | 375 | | 475 | | ps | | w | CAS# to CAS# command delay | tccd | 2 | | 2 | | 2 | | tcĸ | | res | ACTIVE to ACTIVE (same bank) command | trc | 55 | | 55 | | 55 | | ns | | Command and Address | ACTIVE bank a to ACTIVE bank b command | trrd | 10 | | 10 | | 10 | | ns | | gue | ACTIVE to READ or WRITE delay | trcd | 15 | | 15 | | 15 | | ns | | nd a | Four Bank Activate period | t <sub>FAW</sub> | 50 | | 50 | | 50 | | ns | | mı | ACTIVE to PRECHARGE command | tras | 40 | 70,000 | 40 | 70,000 | 40 | 70,000 | ns | | S | Internal READ to precharge command delay | t <sub>RTP</sub> | 7.5 | | 7.5 | | 7.5 | | ns | | | Write recovery time | twr | 15 | | 15 | | 15 | | ns | | | Auto precharge write recovery + precharge time | tdal | twr + trp | | twr + trp | | twr + trp | | ns | | | Internal WRITE to READ command delay | twrr | 7.5 | | 7.5 | | 10 | | ns | | | PRECHARGE command period | trp | 15 | | 15 | | 15 | | ns | | | PRECHARGE ALL command period | trpa | 15 | | 15 | | 15 | | ns | | | LOAD MODE command cycle time | t <sub>MRD</sub> | 2 | | 2 | | 2 | | tск | | | CKE low to CK, CK# uncertainty | tdelay | tıs +tıн + tck | | tıs +tı+ tck | | tıs +tıн + tcĸ | | ns | | | REFRESH to Active or Refresh to Refresh command interval | trfc | 195 | 70,000 | 195 | 70,000 | 195 | 70,000 | ns | | Refresh | Average periodic refresh interval (commercial and industrial) | trefi | | 7.8 | | 7.8 | | 7.8 | μs | | 8 | Average periodic refresh interval (military) | trefim | | 1.95 | | 1.95 | | 1.95 | μs | | | Exit self refresh to non-READ command | txsnr | trfc(MIN) + 10 | | t <sub>RFC(MIN)</sub> + 10 | | t <sub>RFC(MIN)</sub> + 10 | | ns | | | Exit self refresh to READ | txsrd | 200 | | 200 | | 200 | | tск | | | Exit self refresh timing reference | tisxr | tıs | | tıs | | tıs | | ps | | | ODT turn-on delay | taond | 2 | 2 | 2 | 2 | 2 | 2 | tcĸ | | | ODT turn-on | taon | tAC(MIN) | tac(max) + 1000 | | tac(max) + 1000 | tac(MIN) | tac(max) + 1000 | ps | | | ODT turn-off delay | taofd | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | tcĸ | | | ODT turn-off | taof | tac(MIN) | tac(max) + 600 | tac(MIN) | tac(max) + 600 | tac(MIN) | t <sub>AC(MAX)</sub> + 600 | ps | | ООТ | ODT turn-on (power-down mode) | taonpd | t <sub>AC(MIN)</sub> + 2000 | 2 x tck +<br>tac(max) + 1000 | t <sub>AC(MIN)</sub> + 2000 | 2 x tck +<br>tac(max) + 1000 | t <sub>AC(MIN)</sub> + 2000 | 2 x tck +<br>tac(MAX) + 1000 | ps | | | ODT turn-off (power-down mode) | taofpd | tac(min) +<br>2000 | 2 x tck +<br>tac(MAX) + 1000 | tac(min) +<br>2000 | 2 x tck +<br>tac(MAX) + 1000 | tac(min) +<br>2000 | 2 x tck +<br>tac(max) + 1000 | ps | | | ODT to power-down entry latency | tanpd | 3 | | 3 | | 3 | | tск | | | ODT power-down exit latency | taxpd | 8 | | 8 | | 8 | | tск | | | ODT enable from MRS command | tmod | 12 | | 12 | | 12 | | ns | | _ | Exit active power-down to READ command, MR[bit12=0] | txard | 2 | | 2 | | 2 | | tcĸ | | Power-Down | Exit active power-down to READ command, MR[bit12=1] | txards | 7-AL | | 6-AL | | 6-AL | | tск | | Powe | Exit precharge power-down to any non-READ command | txp | 2 | | 2 | | 2 | | tcĸ | | | CKE minimum high/low time | tcke | 3 | | 3 | _ | 3 | | tcĸ | ### W3H128M72E-XSBX PACKAGE DIMENSION: 208 PLASTIC BALL GRID ARRAY (PBGA) ### W3H128M72E-XNBX PACKAGE DIMENSION: 208 PLASTIC BALL GRID ARRAY (PBGA) ### **ORDERING INFORMATION** <sup>\*</sup> Other termination values may be available, contact factory for options. ### **Document Title** 1GB - 128M x 72 DDR2 SDRAM 208 PBGA Multi-Chip Package # **Revision History** | Rev# | History | Release Date | Status | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------| | Rev 0 | Initial Release | May 2008 | Advanced | | Rev 1 | Changes (Pg. 1, 2, 22, 33) 1.1 Weight 4 grams max 1.2 Changed A0-12 to A0-13 1.3 Added input/output capacitance 1.4 Added BGA thermal resistance | September 2008 | Advanced | | Rev 2 | Change (Pg. 1) 2.1 Change SPACE SAVINGS to space savings | October 2008 | Preliminary | | Rev 3 | Change (Pg. 24) 3.1 Reduce DDR2 Icc7 • CL6 from (1,975 to 1,580) mA • CL5 from (1,775 to 1,420) mA • CL4 from (1,775 to 1,420) mA | October 2008 | Preliminary | | Rev 4 | <ul> <li>Change (Pg. 1, 5, 6, 19, 22, 23, 30)</li> <li>4.1 Remove "P" from FBGA, take out "Actual Size" off of Figure 1</li> <li>4.2 Remove Vccq; and I/O + core; Vccq is common to Vcc in Vcc box</li> <li>4.3 Change page 8 to page 7 in initialization paragraph</li> <li>4.4 Change 'WT to twT</li> <li>4.5 In BGA thermal resistance, change note to read - to obtain the junction temperature increase, multiply the thermal resistance by the power dissipated in each die in the MCP</li> <li>4.6 In DC operating conditions add "and" to note 1</li> <li>4.7 Put "/" in between Mbs to read Mb/s</li> <li>4.8 Change data sheet to final</li> </ul> | December 2008 | Final | ### **Document Title** 1GB - 128M x 72 DDR2 SDRAM 208 PBGA Multi-Chip Package # **Revision History Continued** | Rev# | History | Release Date | Status | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------| | Rev 5 | Changes (Pg. 1) | March 2009 | Final | | | 5.1 Change "This product is under development, is not fully qualified or<br>characterized and is subject to change without notice | | | | | 5.2 Add thinner "NB" version of part is under development. Only difference between "NB" and "SB" is thickness. "SB" = 4.65mm (0.283) max and "NB" = 3.97mm (0.156) max; a difference of .68mm (0.027) max | | | | Rev 6 | Changes (Pg. 24, 26) | September 2009 | Final | | | 6.1 Change Icc2P to 55mA on all speed grades | | | | | 6.2 Change Icce to 45mA on all speed grades | | | | | 6.3 Change I <sub>CC7</sub> to 1,775mA on "400 and 533" speed grades and 1,975mA on 667 speed grade | | | | | 6.4 Change t <sub>AC</sub> to -100ps min on all speed grades and 1,250ps max on 667 speed grade, 1,350ps on 400 and 533 speed grades | | | | | 6.5 Change t <sub>DSA</sub> to 400ps on 533 speed grade | | | | | 6.6 Change tbqscк to -100ps min on all speed grades and 1,250ps max on 667 speed grade, 1,350ps on 400 and 533 speed grades | | | | Rev 7 | Changes (Pg. 1, 29, 30) | March 2010 | Final | | | 7.1 Add weight of W3H128M72E-XNBX | | | | | 7.2 Remove Thinner "NB" note | | | | | 7.3 Add new W3H128M72E-XNBX package dimension | | | | | 7.4 Change W3H128M72E-XSBX from 4.65 mm to 4.57 mm | | | | | 7.5 Change length to 22.10 (0.870) max and width to 16.10 (0.634) max on both "SB" and "NB" packages. | | | | | 7.6 Remove note from BGA thermal resistance. | | | | Rev 8 | Changes (Pg. 25) | February 2011 | Final | | Nev o | 8.1 Correct t <sub>RFC</sub> = 195 ns for all speed grades | rebluary 2011 | Fillal | | Rev 9 | Changes (Pg.1, 29, 30) 9.1 Add "1GB" to doc title 9.2 Add "Typical Applications" diagram | August 2011 | Final |